## 16.482 / 16.561: Computer Architecture and Design

Summer 2015

## Homework #7 Due **Friday**, **6/19/15**

## **Notes:**

- While typed submissions are preferred, handwritten submissions are acceptable.
- Any electronic submission must be in a single file. Archive files will not be accepted.
- Electronic submissions should be e-mailed to Dr. Geiger at Michael Geiger@uml.edu.
- This assignment is worth a total of 100 points.
- 1. (50 points) For each of the following memory hierarchies, calculate the average memory access time. If you end up with a fractional number of cycles, round up—there isn't much you can do (besides read/write the register file) in half a cycle!
- a. The cache takes 1 cycle to access and has a 5% miss rate, main memory takes 200 cycles to access and has an 8% miss rate, and the disk takes 30,000 cycles to access.
- b. The cache takes 3 cycles to access and has a 92% hit rate, main memory takes 400 cycles to access and has a 98% hit rate, and the disk takes 55,000 cycles to access.
- c. This problem deals with a multi-level cache, as discussed in class. The cache levels are listed in terms of their order in the memory hierarchy—an access initially goes to the level 1 (L1) cache. If there is a miss in the L1 cache, you then check the level 2 (L2) cache, then the level 3 (L3) cache, and then main memory.

The L1 cache takes 1 cycle to access, with a 96% hit rate. The L2 cache takes 25 cycles on each access and has a 95% hit rate. The L3 cache takes 80 cycles to access and has a 98% hit rate. Main memory takes 600 cycles to access, with an 88% hit rate, while the disk takes 50,000 cycles to access.

2. (50 points) You are given a system which has a 16-byte, write-back cache with 4-byte blocks. The cache is direct-mapped.

- a. (10 points) If each address uses 8 bits, what size are the offset, index, and tag?
- b. (40 points) Assume the initial memory state shown below for the first 16 bytes and last 16 bytes of memory (note: all addresses are listed in decimal):

| Address |     | Address |     |
|---------|-----|---------|-----|
| 0       | 20  | 240     | 15  |
| 1       | 8   | 241     | 67  |
| 2       | 27  | 242     | 78  |
| 3       | 3   | 243     | 19  |
| 4       | 12  | 244     | 26  |
| 5       | 44  | 245     | 99  |
| 6       | 34  | 246     | 9   |
| 7       | 5   | 247     | 4   |
| 8       | 110 | 248     | 101 |
| 9       | 72  | 249     | 71  |
| 10      | 38  | 250     | 89  |
| 11      | 127 | 251     | 93  |
| 12      | 126 | 252     | 106 |
| 13      | 85  | 253     | 107 |
| 14      | 2   | 254     | 1   |
| 15      | 6   | 255     | 11  |

For each access in the sequence listed below, show the cache state, indicate what register (if any) changes, and indicate if any memory blocks are written back and if so, what addresses and values are written. The cache state should carry over from one access to the next. As above, assume 8-bit addresses. Also, assume the cache is initially empty.

```
lb $t0, 3($zero)

sb $t0, 1($zero)

lb $t1, 241($zero)

sb $t1, 0($zero)

lb $t0, 12($zero)

sb $t1, 241($zero)

sb $t0, 10($zero)

lb $t1, 251($zero)

lb $t3, 248($zero)

lb $t4, 243($zero)
```